# TDC\_Lab\_4. Memory design using VHDL



# 4.1. Modeling RAM memory with VHDL



### **RAM** memory

- Create a new Project, Project\_23, and add a VHDL file to describe a generic Write-First RAM memory. (Synchronous Write and Read)
- Set the generics ADDR\_WIDTH to 2 bits (2\*\*M) and DATA\_WIDTH to 8 bits (N).
- Test the circuit onto Nexys4, use switches and LED.
- Firstly write some data in several address, then read the data.

**Project's name: Project\_23** 

Entity's name: "RAM\_WF\_MxN"

Inputs: DATA\_RAM\_i, ADDR\_RAM\_i, WE\_i, CLK\_i

Outputs: DATA\_RAM\_o



#### 4.2. DATAPATH and RAM



# Adding a RAM to DATAPATH

#### P24\_DATAPATH\_0\_RAM

Vivado allows copying projects. Now, copy the P22\_Datapath\_0\_ALU\_RA\_RB as P24\_DATAPATH\_0\_RAM

#### **Guides and Tips:**

- Add to the datapath a generic WF RAM <u>as a new process</u>. You will need modify the entity's ports. (Define the RAM as 2\*\*ADDR\_RAM\_WIDTH x DATA\_WIDTH).
- The image in the next slide shows the block-diagram you should get.
- Two slides ahead there is a table containing the values to store in each memory position. Use signal initialization to store the data.



# Adding a RAM to DATAPATH: architecture for designing

#### P24\_Datapath\_0\_RAM





# Adding a RAM to DATAPATH: initial values for the operands

| Address (4bits) Hex. | Data (4 bits) Binary |
|----------------------|----------------------|
| 0                    | 0101                 |
| 1                    | 1111                 |
| 2                    | 1110                 |
| 3                    | 1110                 |
| 4                    | 1110                 |
| 5                    | 0000                 |
| 6                    | 0001                 |
| 7                    | 0010                 |
| 8                    | 0101                 |
| 9                    | 1111                 |
| Α                    | 0000                 |
| В                    | 0000                 |
| С                    | 0000                 |
| D                    | 0000                 |
| E                    | 0000                 |
| F                    | 0000                 |

The next slide shows the format to initialize a signal



## Adding a RAM to DATAPATH: Initial values for RAM

## First method:

```
Item 15th
signal RAM : ram type:=("0000", "0001", "0010", "0011", "0000"
, "1111", "0000", "0000", "0000"
 "1111", "1100", "0011", "0010"
, "0001", "0000", "0000");
                                               Item 0th
                       Remember that the RAM is a
                        array of arrays data type.
```



### Adding a RAM to DATAPATH: Initial values for RAM

### Second method:

```
signal RAM: ram_type:=
( 0 => "00001",
    1 => "11111",
    2 => "0101",
    others => "00000");

mothed:
Binary format
Index
```

#### Third method:

```
signal RAM: ram_type:=
( 0 => X"1",
  1 => X"F",
  2 => X"5",
  others => "0000");

Remaining addresses
  with the same value
```



## Adding a RAM to DATAPATH: Initial values for RAM

Two options for "others" clausule:

1.1. Set the value for each array in the matrix

1.2. Set the value for each bit in the matrix



P24\_Datapath\_0\_RAM: Add a testbench which writes the proper values for address and CW in each clock-cycle for each operation.

|     | MOV A,B                      | ALU_OP   | WRITE_RAM | REG_A | REG_B | FZ    |
|-----|------------------------------|----------|-----------|-------|-------|-------|
| CLK | Micro-instructions           | CW (4:3) | CW(3)     | CW(2) | CW(1) | CW(0) |
| 1   | Set RAM address (OPE_A)      | 00       | 0         | 0     | 0     | 0     |
| 2   | Load OPE_A                   | 00       | 0         | 1     | 0     | 0     |
| 3   | MOV operation, set B address | 00       | 1         | 0     | 0     | 1     |
|     | RAM and update FZ            |          |           |       |       |       |

```
-- 1) MOV A, B -----
-- CLK1: Read OPE A in RAM(0)
   ADDR RAM i <= "0000";
   CW i <= "000000";
   wait for 10 ns;
  CLK2: Load OPE A
                                          The readout is available
   CW i <= "000100"; <
                                            one clk-cycle after.
   wait for 10 ns;
  CLK3:Select ALU operation and FZ
   -- Write result in RAM (3)
   ADDR RAM i <= "0011";
   CW i <= "001001";
   wait for 10 ns;
```



| MOV A,B                      | ALU_OP                                                  | WRITE_RAM                                                                                               | REG_A                                                                                                                                                                                                          | REG_B                                                                                                                                                                                                                                                      | FZ                                                                                                                                                                                                                                                                                                     |
|------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Micro-instructions           | CW (4:3)                                                | CW(3)                                                                                                   | CW(2)                                                                                                                                                                                                          | CW(1)                                                                                                                                                                                                                                                      | CW(0)                                                                                                                                                                                                                                                                                                  |
| Set RAM address (OPE_A)      | 00                                                      | 0                                                                                                       | 0                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                      |
| Load OPE_A                   | 00                                                      | 0                                                                                                       | 1                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                      |
| MOV operation, set B address | 00                                                      | 1                                                                                                       | 0                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                      |
|                              | Micro-instructions  Set RAM address (OPE_A)  Load OPE_A | Micro-instructions CW (4:3)  Set RAM address (OPE_A) 00  Load OPE_A 00  MOV operation, set B address 00 | Micro-instructions         CW (4:3)         CW(3)           Set RAM address (OPE_A)         00         0           Load OPE_A         00         0           MOV operation, set B address         00         1 | Micro-instructions         CW (4:3)         CW(3)         CW(2)           Set RAM address (OPE_A)         00         0         0           Load OPE_A         00         0         1           MOV operation, set B address         00         1         0 | Micro-instructions         CW (4:3)         CW(3)         CW(2)         CW(1)           Set RAM address (OPE_A)         00         0         0         0           Load OPE_A         00         0         1         0           MOV operation, set B address         00         1         0         0 |



|     | INC A                       | ALU_OP   | WRITE_RAM | REG_A | REG_B | FZ    |
|-----|-----------------------------|----------|-----------|-------|-------|-------|
| CLK | Micro-instructions          | CW (4:3) | CW(3)     | CW(2) | CW(1) | CW(0) |
| 1   | Set RAM address (OPE_A)     | 00       | 0         | 0     | 0     | 0     |
| 2   | Load OPE_A                  | 00       | 0         | 1     | 0     | 0     |
| 3   | INC operation and update FZ | 01       | 1         | 0     | 0     | 1     |

```
-- 2) INC A-----
-- CLK1: Read OPE A in RAM(1)
    ADDR RAM i <= "0001";
    CW i <= "000000";
    wait for 10 ns;
-- CLK2: Load OPE A
    CW i <= "000100";
    wait for 10 ns;
-- CLK3: Select OPE ALU and FZ
    -- Write result in RAM(1)
    CW i <= "011001";
    wait for 10 ns;
```



|     | INC A                       | ALU_OP   | WRITE_RAM | REG_A | REG_B | FZ    |
|-----|-----------------------------|----------|-----------|-------|-------|-------|
| CLK | Micro-instructions          | CW (4:3) | CW(3)     | CW(2) | CW(1) | CW(0) |
| 1   | Set RAM address (OPE_A)     | 00       | 0         | 0     | 0     | 0     |
| 2   | Load OPE_A                  | 00       | 0         | 1     | 0     | 0     |
| 3   | INC operation and update FZ | 01       | 1         | 0     | 0     | 1     |



|     | ADD A,B                     | ALU_OP   | WRITE_RAM | REG_A | REG_B | FZ    |
|-----|-----------------------------|----------|-----------|-------|-------|-------|
| CLK | Micro-instructions          | CW (4:3) | CW(3)     | CW(2) | CW(1) | CW(0) |
| 1   | Set RAM address (OPE_A)     | 00       | 0         | 0     | 0     | 0     |
| 2   | Load OPE_A                  | 00       | 0         | 1     | 0     | 0     |
| 3   | Set RAM address (OPE_B)     | 00       | 0         | 0     | 0     | 0     |
| 4   | Load OPE_B                  | 00       | 0         | 0     | 1     | 0     |
| 5   | ADD operation and update FZ | 10       | 1         | 0     | 0     | 1     |

```
-- 3) ADD A, B-----
-- CLK1: Read OPE A in RAM(3)
     ADDR RAM i <= "0011";
     CW i <= "000000";
     wait for 10 ns;
-- CLK2: Load OPE A
     CW i <= "000100";
     wait for 10 ns;
-- CLK3: Read OPE B in RAM(4)
     ADDR RAM_i <= "0100";
     CW i <= "000000";
     wait for 10 ns;
-- CLK4: Load OPE B
     CW i <= "000010";
     wait for 10 ns;
-- CLK5: Select OPE ALU and FZ
     -- Write result in RAM(4)
     CW i <= "101001";
     wait for 10 ns;
```



|     | ADD A,B                     | ALU_OP   | WRITE_RAM | REG_A | REG_B | FZ    |
|-----|-----------------------------|----------|-----------|-------|-------|-------|
| CLK | Micro-instructions          | CW (4:3) | CW(3)     | CW(2) | CW(1) | CW(0) |
| 1   | Set RAM address (OPE_A)     | 00       | 0         | 0     | 0     | 0     |
| 2   | Load OPE_A                  | 00       | 0         | 1     | 0     | 0     |
| 3   | Set RAM address (OPE_B)     | 00       | 0         | 0     | 0     | 0     |
| 4   | Load OPE_B                  | 00       | 0         | 0     | 1     | 0     |
| 5   | ADD operation and update FZ | 10       | 1         | 0     | 0     | 1     |



|     | SUB A,B                     | ALU_OP   | WRITE_RAM | REG_A | REG_B | FZ    |
|-----|-----------------------------|----------|-----------|-------|-------|-------|
| CLK | Micro-instructions          | CW (4:3) | CW(3)     | CW(2) | CW(1) | CW(0) |
| 1   | Set RAM address (OPE_A)     | 00       | 0         | 0     | 0     | 0     |
| 2   | Load OPE_A                  | 00       | 0         | 1     | 0     | 0     |
| 3   | Set RAM address (OPE_B)     | 00       | 0         | 0     | 0     | 0     |
| 4   | Load OPE_B                  | 00       | 0         | 0     | 1     | 0     |
| 5   | SUB operation and update FZ | 11       | 1         | 0     | 0     | 1     |

```
-- 4) SUB A, B-----
-- CLK1: Read OPE A in RAM(5)
     ADDR RAM i <= "0101";
     CW i <= "000000";
     wait for 10 ns;
-- CLK2: Load OPE A
     CW i <= "000100";
     wait for 10 ns;
-- CLK3: Read OPE B in RAM(6)
     ADDR RAM i <= "0110";
     CW i <= "000000";
     wait for 10 ns;
-- CLK4: Load OPE B
     CW i <= "000010";
     wait for 10 ns;
-- CLK5: Select OPE ALU and FZ
     -- Write result in RAM(6)
     CW i <= "111001";
     wait for 10 ns;
```



|     | SUB A,B                            | ALU_OP   | WRITE_RAM | REG_A | REG_B | FZ    |
|-----|------------------------------------|----------|-----------|-------|-------|-------|
| CLK | Micro-instructions                 | CW (4:3) | CW(3)     | CW(2) | CW(1) | CW(0) |
| 1   | Set RAM address (OPE_A)            | 00       | 0         | 0     | 0     | 0     |
| 2   | Load OPE_A                         | 00       | 0         | 1     | 0     | 0     |
| 3   | Set RAM address (OPE_B)            | 00       | 0         | 0     | 0     | 0     |
| 4   | Load OPE_B                         | 00       | 0         | 0     | 1     | 0     |
| 5   | <b>SUB</b> operation and update FZ | 11       | 1         | 0     | 0     | 1     |



## Adding a RAM to DATAPATH: the complete TB

• Add a testbench which sets the proper values for address and CW in each clock-cycle for each operation.

```
stimulus: process
 begin
 CW i <= "000000";
 ADDR RAM i <= "0000";
 RST i <= '1';
 wait for 10 ns;
 RST i <= '0';
 wait for 10 ns;
-- 1) MOV A, B -----
-- CLK1: Read OPE A in RAM(0)
   ADDR RAM i <= "0000";
   CW i <= "000000";
   wait for 10 ns;
  CLK2: Load OPE A
   CW i <= "000100";
   wait for 10 ns;
  CLK3:Select ALU operation and FZ
   -- Write result in RAM (3)
   ADDR RAM i <= "0011";
   CW i <= "001001";
   wait for 10 ns;
```

```
-- 2) INC A----
-- CLK1: Read OPE A in RAM(1)
  ADDR RAM i <= "0001";
    CW i <= "000000";
    wait for 10 ns;
-- CLK2: Load OPE A
    CW i <= "000100";
    wait for 10 ns;
-- CLK3: Select OPE ALU and FZ
    -- Write result in RAM(1)
   CW i <= "011001";
   wait for 10 ns;
```

# Adding a RAM to DATAPATH: Complete simulation





### Adding a RAM to DATAPATH

• Add a testbench which sets the proper values for address and CW in each clock-cycle for each operation.

```
-- 3) ADD A,B-----
-- CLK1: Read OPE A in RAM(3)
     ADDR RAM i <= "0011";
     CW i <= "000000";
     wait for 10 ns;
  CLK2: Load OPE A
     CW i <= "000100";
     wait for 10 ns;
  CLK3: Read OPE B in RAM(4)
     ADDR RAM i <= "0100";
     CW i <= "000000";
     wait for 10 ns;
  CLK4: Load OPE B
     CW i <= "000010";
     wait for 10 ns;
-- CLK5: Select OPE ALU and FZ
     -- Write result in RAM(4)
     CW i <= "101001";
     wait for 10 ns;
```

```
-- 4) SUB A,B -----
     -- Read OPE A in RAM(5)
     ADDR RAM i <= "0101";
     CW i <= "000000";
     wait for 10 ns;
     -- Load OPE A
     CW i <= "000100";
     wait for 10 ns;
     --- Read OPE B in RAM(6)
     ADDR RAM i <= "0110";
     CW i <= "000000";
     wait for 10 ns;
      -- Load OPE B
     CW i <= "000010";
     wait for 10 ns;
     -- Select OPE ALU and FZ
     -- Write result in RAM(6)
     CW i <= "111001";
     wait for 10 ns;
     CW i <= "000000";
     wait for 10 ns;
```

## **Adding a RAM to DATAPATH**





4.3. Adding a ROM (Program memory) to Didacomp



# Adding a ROM memory (Program memory)

Create a new Project named P25\_DATA\_PATH\_0\_ROM and add one source called "DATAPATH\_0\_ROM". Copy the code from the file in Project "P24\_DATAPATH\_0\_RAM". Then add the ROM memory (instructions), the instruction register and the MUX for selecting the address in the RAM (operands) as shown in the schematic.

Note: The schematic and the ROM contents are provided in the following slides



#### Adding ROM memory, instruction register and address RAM selection

#### P25\_DATA\_PATH\_0\_ROM





# Contents of ROM memory

#### P25\_DATA\_PATH\_ROM → ROM (instructions) contents

| Dir. Hex | Instruction (12 bits) | Instruction functions      |
|----------|-----------------------|----------------------------|
| 0        | 0010 1000 0011        | ADD M[8],M[3]> M[3]        |
| 1        | 0000 0001 0100        | MOV M[1],M[4]              |
| 2        | 0001 0000 1001        | INC M[0]                   |
| 3        | 0011 0001 0001        | SUB M[1],M[1]> M[1] ; FZ=1 |
| 4        | 0100 0011 0111        | BRZ [7]> PC = 7            |
| 5        | 0000 0100 0000        |                            |
| 6        | 0010 0001 0010        |                            |
| 7        | 0010 0001 0010        | ADD M[1],M[2]> M[2]        |
| 8        | 0001 0000 0100        |                            |
| •••      | 0000 0000 0000        |                            |



## Contents of ROM memory

#### P25\_DATA\_PATH\_ROM

Add a testbench for checking the first instruction (Address 0x003) stored in the ROM program memory (SUB M[1],M[1] --> M[1]).

#### Tips:

- You can base on the TB of the P24 Project (Lab\_4 page 15). Take into account more bits are required for "CW\_i", and a new input, "ADDR\_ROM\_i" must be included instead of "ADDR\_RAM\_i"
- The needed stimuli for each CLK cycle is similar to that in the Bus control table written in "Tema 4\_1\_Diseño de un procesador: el camino de datos" (page 23). (Notice that in this case, 6 clk-cycles, instead 5, are needed to complete the actions related to the SUB instruction. A different value must be applied to the ALU selection lines in CW\_i).



# 4.4. Entire microarchitecture of Didacomp



## Entire microarchitecture of Didacomp

Create a new Project named P26\_DIDACOMP\_uArq and add one source called "DATAPATH\_0". Copy the code from the file "Datapath\_0" (P25\_DATAPATH\_0\_ROM). Then add the Program Counter (PC) and the jump structure as shown in the schematic.

Note: The values for the control Word (CW) are available in the lecture 4\_1.

In the same file (DATAPATH\_0.vhd) add the VHDL code to infer a second source to provide an address to ROM (instructions)



# Estructura de salto de DidaComp

[2] Now, there are two sources of address for the ROM (instructions)



# Entire microarchitecture of Didacomp

Open the RTL Schematic and make sure you have something similar to the below image:



# **Didacomp microarquitecture**

Create a new Project **P27\_Didacomp\_uArq\_Nexys4**. Add a module called "TOP" to connect the "DIDACOMP\_uArq" and "Disp7Seg\_8ON", to use the 7-segment displays to show the values in different points of Didacomp uArq.

- To avoid bouncing in the pushbuttons, add the component "RISING\_EDGE".
- In order to test the design onto *Nexys4*, add a constraints file to associate the ports with the below peripherals:

```
- Sw15-14 \rightarrow CW i(9),CW (8) \rightarrow ALU
- Sw3-0 \rightarrow CW i(7), CW i(5), CW i(4), CW i(3)
           \rightarrow Down: CW_i(6) Left: CW_i(2)
- BTN
              Up: CW i(1) Right: CW i(0)
              Central: RST i
- Led 11-0 \rightarrow INST o
- Led 15 \rightarrow FZ o
- Display5 \rightarrow PC o
- Display4 → ADDR RAM o
- Display3 → DATABUS o
- Display2 → REG A o
- Display1 → REG B o
- Display0 → ALU_o
```

Do not forget to add the clock constraint.



## Microarquitectura de Didacomp

Check the design in Nexys4 executing the whole program contained in the ROM and therefore testing the complete ISA.

TIP: In order to help you to recall the function of each switch or button, you may write the functions in a paper and to place it below the peripherals.





